











LMR34206-Q1

SNVSBA8A-MAY 2019-REVISED OCTOBER 2019

# LMR34206-Q1 4.2-V to 42-V, 0.6-A Ultra-Small Synchronous Step-Down Converter

#### **Features**

- AEC-Q100-qualified for automotive applications:
  - Temperature grade 1: −40°C to +125°C, T<sub>A</sub>
- Designed for automotive applications
  - Junction temperature range -40°C to +150°C
  - Protection features: thermal shutdown, input undervoltage lockout, cycle-by-cycle current limit, hiccup short-circuit protection
  - 0.2-V dropout with 0.6-A load (typical)
  - ±1.5% reference voltage tolerance
  - 3.3-V, 5-V fixed-output voltage options
- Suited for scalable power supplies
  - Pin compatible with:
    - LMR36015/06-Q1 (60 V, 0.6 A or 1.5 A)
    - LMR33620/30-Q1 (36 V, 2 A, or 3 A)
  - 2.1-MHz frequency option
- Integration reduces solution size and cost
  - Small, 2-mm × 3-mm VQFN package with wettable flanks
  - Few external components
- Low power dissipation across load spectrum
  - Increased light load efficiency in PFM
  - Low operating quiescent current of 24 µA
- Optimized for ultra low EMI requirements
  - Meets CISPR25 class 5 standard
  - Hotrod<sup>™</sup> package minimizes switch node ringing
  - Parallel input path minimizes parasitic inductance
  - Spread spectrum reduces peak emissions



# **Applications**

- ADAS camera module
- Head-up display
- Body control module
- General purpose wide V<sub>IN</sub> power supplies

# Description

The LMR34206-Q1 regulator is an easy-to-use, synchronous, step-down DC/DC converter. With integrated high-side and low-side power MOSFETs, up to of output current is delivered over a wide input voltage range of 4.2 V to 42 V.

The LMR34206-Q1 uses peak-current-mode control to provide optimal efficiency and output voltage accuracy. Precision enable gives flexibility by enabling a direct connection to the wide input voltage or precise control over device start-up and shutdown. The power-good flag, with built-in filtering and delay, offers a true indication of system status eliminating the requirement for an external supervisor.

The LMR34206-Q1 is in a HotRod™ package which enables low EMI, higher efficiency, and the smallest package to die ratio. The device requires few external components and has a pinout designed for simple PCB layout. The small solution size and feature set of LMR34206-Q1 are designed to implementation for a wide range of end equipment.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE      | BODY SIZE (NOM)   |
|-------------|--------------|-------------------|
| LMR34206-Q1 | VQFN-HR (12) | 2.00 mm × 3.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

Figure 1. Simplified Schematic





# **Table of Contents**

| 1 | Features 1                           |    | 8.3 Feature Description                             | 1′    |
|---|--------------------------------------|----|-----------------------------------------------------|-------|
| 2 | Applications 1                       |    | 8.4 Device Functional Modes                         | 16    |
| 3 | Description 1                        | 9  | Application and Implementation                      | 20    |
| 4 | Revision History2                    |    | 9.1 Application Information                         | 20    |
| 5 | Device Comparison Table              |    | 9.2 Typical Application                             | 20    |
| 6 | Pin Configuration and Functions4     | 10 | Power Supply Recommendations                        | 29    |
| 7 | Specifications5                      | 11 | Layout                                              | 30    |
| • | 7.1 Absolute Maximum Ratings 5       |    | 11.1 Layout Guidelines                              |       |
|   | 7.1 Absolute Maximum Ratings         |    | 11.2 Layout Example                                 |       |
|   | 7.3 Recommended Operating Conditions | 12 | Device and Documentation Support                    | 33    |
|   | 7.4 Thermal Information              |    | 12.1 Device Support                                 | 33    |
|   | 7.5 Electrical Characteristics 6     |    | 12.2 Documentation Support                          | 33    |
|   | 7.6 Timing Requirements              |    | 12.3 Receiving Notification of Documentation Update | es 33 |
|   | 7.7 System Characteristics 8         |    | 12.4 Support Resources                              | 34    |
|   | 7.8 Typical Characteristics          |    | 12.5 Trademarks                                     | 34    |
| 8 | Detailed Description 10              |    | 12.6 Electrostatic Discharge Caution                | 34    |
| • | 8.1 Overview 10                      |    | 12.7 Glossary                                       | 34    |
|   | 8.2 Functional Block Diagram         | 13 | Mechanical, Packaging, and Orderable Information    | 34    |
|   |                                      |    |                                                     |       |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Original (May 2019) to Revision A | Pag            |
|---|-----------------------------------------------|----------------|
| • | Added EMI description to the Features         |                |
| • | Replaced Figure 36 with the correct graph     | <mark>2</mark> |



# 5 Device Comparison Table

| ORDERABLE PART<br>NUMBER | OUTPUT VOLTAGE | SPREAD<br>SPECTRUM | FPWM | f <sub>SW</sub> | PACKAGE QUANTITY |
|--------------------------|----------------|--------------------|------|-----------------|------------------|
| LMR34206FSC3RNXTQ1       | 3.3-V fixed    | Yes                | Yes  | 2.1 MHz         | 250              |
| LMR34206FSC3RNXRQ1       | 3.3-V fixed    | Yes                | Yes  | 2.1 MHz         | 3000             |
| LMR34206SC3QRNXTQ1       | 3.3-V fixed    | Yes                | No   | 2.1 MHz         | 250              |
| LMR34206SC3QRNXRQ1       | 3.3-V fixed    | Yes                | No   | 2.1 MHz         | 3000             |
| LMR34206FSC5RNXTQ1       | 5-V fixed      | Yes                | Yes  | 2.1 MHz         | 250              |
| LMR34206FSC5RNXRQ1       | 5-V fixed      | Yes                | Yes  | 2.1 MHz         | 3000             |
| LMR34206SC5QRNXTQ1       | 5-V fixed      | Yes                | No   | 2.1 MHz         | 250              |
| LMR34206SC5QRNXRQ1       | 5-V fixed      | Yes                | No   | 2.1 MHz         | 3000             |



# 6 Pin Configuration and Functions



**Pin Functions** 

| NO.      | NAME          | TYPE       | DESCRIPTION                                                                                                                                                                                                                                    |
|----------|---------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 11    | PGND          | G          | Power ground terminal. Connect to system ground and AGND. Connect to C <sub>IN</sub> with short wide traces.                                                                                                                                   |
| 2, 10    | VIN           | Р          | Input supply to regulator. Connect to C <sub>IN</sub> with short wide traces.                                                                                                                                                                  |
| 3        | NC            | _          | Connect the SW pin to NC on the PCB. This simplifies the connection from the $C_{BOOT}$ capacitor to the SW pin. This pin has no internal connection to the regulator.                                                                         |
| 4        | воот          | Р          | Boot-strap supply voltage for internal high-side driver. Connect a high-quality 100-nF capacitor from this pin to the SW pin. Connect the SW pin to NC on the PCB. This simplifies the connection from the $C_{BOOT}$ capacitor to the SW pin. |
| 5        | VCC           | Р          | Internal 5-V LDO output. Used as supply to internal control circuits. Do not connect to external loads. Can be used as logic supply for power-good flag. Connect a high-quality 1-µF capacitor from this pin to GND.                           |
| 6        | AGND          | G          | Analog ground for regulator and system. Ground reference for internal references and logic. All electrical parameters are measured with respect to this pin. Connect to system ground on PCB.                                                  |
| 7        | FB            | Α          | Feedback input to regulator. Connect to tap point of feedback voltage divider. DO NOT FLOAT. DO NOT GROUND.                                                                                                                                    |
| 8        | PG            | А          | Open drain power-good flag output. Connect to suitable voltage supply through a current limiting resistor. High = power OK, low = power bad. Goes low when EN = Low. Can be open or grounded when not used.                                    |
| 9        | EN            | А          | Enable input to regulator. High = ON, low = OFF. Can be connected directly to VIN; DO NOT FLOAT.                                                                                                                                               |
| 12       | sw            | Р          | Regulator switch node. Connect to power inductor. Connect the SW pin to NC on the PCB. This simplifies the connection from the $C_{BOOT}$ capacitor to the SW pin.                                                                             |
| A = Anal | og, P = Power | , G = Grou | nd                                                                                                                                                                                                                                             |

Submit Documentation Feedback

Copyright © 2019, Texas Instruments Incorporated



# 7 Specifications

# 7.1 Absolute Maximum Ratings

Over operating junction temperature range of -40°C to 150°C (unless otherwise noted)<sup>(1)</sup>

|                 | , ,                                           | ,    |      |      |
|-----------------|-----------------------------------------------|------|------|------|
|                 |                                               | MIN  | MAX  | UNIT |
|                 | VIN to PGND                                   | -0.3 | 45   | V    |
|                 | EN to AGND                                    | -0.3 | 45.3 | V    |
| Input voltage   | FB to AGND                                    | -0.3 | 5.5  | V    |
|                 | PG to AGND                                    | -0.3 | 22   | V    |
|                 | AGND to PGND                                  | -0.3 | 0.3  | V    |
| Output voltage  | SW to PGND                                    | -0.3 | 45.3 | V    |
|                 | SW to PGND less than 10-ns negative transient | -3.5 |      | V    |
| Output voitage  | CBOOT to SW                                   | -0.3 | 5.5  | V    |
|                 | VCC to AGND                                   | -0.3 | 5.5  | V    |
| Junction Temper | ature T <sub>J</sub>                          | -40  | 150  | °C   |
| Storage tempera | ture, T <sub>stg</sub>                        | -65  | 150  | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 7.2 ESD Ratings

|                    |                         |                                                                                           | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup><br>HBM ESD Classification Level 2 | ±2500 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011 CDM ESD Classification Level C5              | ±750  | V    |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with ANSI/ESDA/JEDEC JS-001 specification

#### 7.3 Recommended Operating Conditions

Over the recommended operating junction temperature range of -40 °C to 150 °C (unless otherwise noted)<sup>(1)</sup>

|                |                           | MIN | MAX | UNIT |
|----------------|---------------------------|-----|-----|------|
|                | VIN to PGND               | 4.2 | 42  | V    |
| Input voltage  | EN to PGND <sup>(2)</sup> | 0   | 42  | V    |
|                | PG to PGND <sup>(2)</sup> | 0   | 18  | V    |
| Output current | I <sub>оит</sub>          | 0   | 0.6 | Α    |

<sup>(1)</sup> Recommended operating conditions indicate conditions for which the device is intended to be functional, but do not ensure specific performance limits. For ensured specifications, see *Electrical Characteristics*.

performance limits. For ensured specifications, see *Electrical Characteristics*.

(2) The voltage on this pin must not exceed the voltage on the VIN pin by more than 0.3 V.



#### 7.4 Thermal Information

The value of R<sub>0JA</sub> given in this table is only valid for comparison with other packages and can not be used for design purposes. These values were calculated in accordance with JESD 51-7 and simulated on a 4-Layer JEDEC board. They do not represent the performance obtained in an actual application. For design information see *Maximum Ambient Temperature* section.

|                      |                                              | LMR34206-Q1 |      |
|----------------------|----------------------------------------------|-------------|------|
|                      | THERMAL METRIC <sup>(1)(2)</sup>             |             | UNIT |
|                      |                                              | 12 PINS     |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 72.5        | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 35.9        | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 23.3        | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 0.8         | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 23.5        | °C/W |

- For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.
- (2) The value of R<sub>BJA</sub> given in this table is only valid for comparison with other packages and can not be used for design purposes. These values were calculated in accordance with JESD 51-7 and simulated on a 4-Layer JEDEC board. They do not represent the performance obtained in an actual application. For design information see *Maximum Ambient Temperature* section.

#### 7.5 Electrical Characteristics

Limits apply over operating junction temperature ( $T_J$ ) range of  $-40^{\circ}$ C to +150°C, unless otherwise stated. Minimum and Maximum limits<sup>(1)</sup> are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25^{\circ}$ C, and are provided for reference purposes only. Unless otherwise stated, the following conditions apply:  $V_{IN} = 12$ V.

| -1-1-7-114                       | PARAMETER                                                  | TEST CONDITIONS                                             | MIN   | TYP   | MAX  | UNIT |
|----------------------------------|------------------------------------------------------------|-------------------------------------------------------------|-------|-------|------|------|
| SUPPLY VOL                       | TAGE (VIN PIN)                                             |                                                             |       |       |      |      |
| I <sub>Q-nonSW</sub>             | Operating quiescent current (non-switching) <sup>(2)</sup> | V <sub>EN</sub> = 3.3 V (PFM variant only)                  | 14    | 24    | 35   | μΑ   |
| I <sub>SD</sub>                  | Shutdown quiescent current;<br>measured at VIN pin         | V <sub>EN</sub> = 0 V                                       |       | 3.3   |      | μΑ   |
| ENABLE (EN                       | PIN)                                                       |                                                             |       |       |      |      |
| V <sub>EN-VCC-H</sub>            | Enable input high level for V <sub>CC</sub> output         | V <sub>ENABLE</sub> rising; Internal LDO turns ON           |       |       | 1.14 | V    |
| V <sub>EN-VCC-L</sub>            | Enable input low level for V <sub>CC</sub> output          | V <sub>ENABLE</sub> falling; Internal LDO turns OFF         | 0.3   |       |      | V    |
| V <sub>EN-VOUT-H</sub>           | Enable input high level for V <sub>OUT</sub>               | V <sub>ENABLE</sub> rising; Switching ON                    | 1.157 | 1.231 | 1.3  | V    |
| V <sub>EN-VOUT-HYS</sub>         | Enable input hysteresis for V <sub>OUT</sub>               | Hysteresis below V <sub>EN-VOUT-H</sub> ;<br>Switching OFF  | 45    | 110   | 175  | mV   |
| I <sub>LKG-EN</sub>              | Enable input leakage current                               | V <sub>EN</sub> = 3.3V                                      |       | 0.2   | 50   | nA   |
| INTERNAL LI                      | OO (VCC PIN)                                               |                                                             |       |       | •    |      |
| V <sub>CC</sub>                  | Internal V <sub>CC</sub> voltage                           | 6 V ≤ V <sub>IN</sub> ≤ 42 V                                | 4.75  | 5     | 5.25 | V    |
| V <sub>CC-UVLO-</sub><br>Rising  | Internal V <sub>CC</sub> undervoltage lockout              | V <sub>CC</sub> rising                                      | 3.6   | 3.8   | 4.0  | V    |
| V <sub>CC-UVLO-</sub><br>Falling | Internal V <sub>CC</sub> undervoltage lockout              | V <sub>CC</sub> falling                                     | 3.1   | 3.3   | 3.5  | V    |
| VOLTAGE RE                       | FERENCE (FB PIN)                                           |                                                             |       |       |      |      |
| V <sub>5v0-Fixed</sub>           | 5 V Fixed Output voltage                                   | Fixed output voltage option                                 | 4.9   | 5     | 5.1  | V    |
| V <sub>3v3-Fixed</sub>           | 3.3 V Fixed Output voltage                                 | Fixed output voltage option                                 | 3.23  | 3.3   | 3.37 | V    |
| I <sub>LKG-5v0-Fixed</sub>       | Feedback leakage current; 5v0 Fixed                        | V <sub>OUT</sub> = 5 V (Fixed output voltage option only)   |       | 2.5   | 2.9  | μΑ   |
| I <sub>LKG-3v3V-Fixed</sub>      | Feedback leakage current; 3v3 Fixed                        | V <sub>OUT</sub> = 3.3 V (Fixed output voltage option only) |       | 1.4   | 1.8  | μΑ   |

(1) MIN and MAX limits are 100% production tested at 25°C. Limits over the operating temperature range verified through correlation using Statistical Quality Control (SQC) methods. Limits are used to calculate Average Outgoing Quality Level (AQQL).

(2) This is the current used by the device open loop. It does not represent the total input current of the system when in regulation.



# **Electrical Characteristics (continued)**

Limits apply over operating junction temperature ( $T_J$ ) range of  $-40^{\circ}$ C to +150°C, unless otherwise stated. Minimum and Maximum limits<sup>(1)</sup> are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25^{\circ}$ C, and are provided for reference purposes only. Unless otherwise stated, the following conditions apply:  $V_{IN} = 12$ V.

|                         | PARAMETER                                               | TEST CONDITIONS          | MIN   | TYP  | MAX      | UNIT |
|-------------------------|---------------------------------------------------------|--------------------------|-------|------|----------|------|
| CURRENT L               | IMITS AND HICCUP                                        |                          |       |      | <u> </u> |      |
| I <sub>SC</sub>         | High-side current limit (3)                             |                          | 0.8   | 1    | 1.2      | Α    |
| I <sub>LS-LIMIT</sub>   | Low-side current limit (3)                              |                          | 0.6   | 0.8  | 0.95     | Α    |
| I <sub>L-ZC</sub>       | Zero cross detector threshold                           | PFM variants only        |       | 0.02 |          | Α    |
| I <sub>PEAK-MIN</sub>   | Minimum inductor peak current <sup>(3)</sup>            |                          |       | 0.18 |          | Α    |
| I <sub>L-NEG</sub>      | Negative current limit <sup>(3)</sup>                   | FPWM variant only        | -0.95 | -0.6 | -0.25    | Α    |
| POWER GOO               | DD (PGOOD PIN)                                          |                          |       |      | ·        |      |
| V <sub>PG-HIGH-UP</sub> | Power-Good upper threshold - rising                     | % of FB voltage          | 105%  | 107% | 110%     |      |
| V <sub>PG-LOW-DN</sub>  | Power-Good lower threshold - falling                    | % of FB voltage          | 90%   | 93%  | 95%      |      |
| V <sub>PG-HYS</sub>     | Power-Good hysteresis (rising & falling)                | % of FB voltage          |       | 2%   |          |      |
| T <sub>PG</sub>         | Power-Good rising/falling edge deglitch delay           |                          | 80    | 140  | 200      | μs   |
| V <sub>PG-VALID</sub>   | Minimum input voltage for proper<br>Power-Good function |                          |       |      | 2        | V    |
| R <sub>PG</sub>         | Power-Good on-resistance                                | V <sub>EN</sub> = 2.5 V  |       | 80   | 165      | Ω    |
| R <sub>PG</sub>         | Power-Good on-resistance                                | V <sub>EN</sub> = 0 V    |       | 35   | 90       | Ω    |
| OSCILLATO               | R                                                       |                          |       |      | ·        |      |
| Fosc                    | Internal oscillator frequency                           | 2.1-MHz variant          | 1.95  | 2.1  | 2.35     | MHz  |
| MOSFETS                 |                                                         |                          |       |      |          |      |
| R <sub>DS-ON-HS</sub>   | High-side MOSFET ON-resistance                          | I <sub>OUT</sub> = 0.5 A |       | 225  | 435      | mΩ   |
| R <sub>DS-ON-LS</sub>   | Low-side MOSFET ON-resistance                           | I <sub>OUT</sub> = 0.5 A |       | 150  | 280      | mΩ   |

<sup>(3)</sup> The current limit values in this table are tested, open loop, in production. They may differ from those found in a closed loop application.

#### 7.6 Timing Requirements

Limits apply over operating junction temperature ( $T_J$ ) range of  $-40^{\circ}$ C to +150°C, unless otherwise stated. Minimum and Maximum limits<sup>(1)</sup> are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at  $T_J$  = 25°C, and are provided for reference purposes only. Unless otherwise stated, the following conditions apply:  $V_{IN}$  = 12 V.

|                      |                          | MIN | NOM | MAX | UNIT |
|----------------------|--------------------------|-----|-----|-----|------|
| t <sub>ON-MIN</sub>  | Minimum switch on-time   |     | 55  | 83  | ns   |
| t <sub>OFF-MIN</sub> | Minimum switch off-time  |     | 53  | 73  | ns   |
| t <sub>ON-MAX</sub>  | Maximum switch on-time   |     | 7   | 12  | μs   |
| t <sub>SS</sub>      | Internal soft-start time | 3   | 4.5 | 6   | ms   |

<sup>(1)</sup> MIN and MAX limits are 100% production tested at 25°C. Limits over the operating temperature range verified through correlation using Statistical Quality Control (SQC) methods. Limits are used to calculate Average Outgoing Quality Level (AOQL).



# 7.7 System Characteristics

The following specifications apply to a typical application circuit with nominal component values. Specifications in the typical (TYP) column apply to  $T_{\perp} = 25^{\circ}$ C only. Specifications in the minimum (MIN) and maximum (MAX) columns apply to the case of typical components over the temperature range of  $T_J = -40$ °C to 150°C. These specifications are not ensured by production

| esung.              |                                                                       |                                                                     |      |      |      |      |
|---------------------|-----------------------------------------------------------------------|---------------------------------------------------------------------|------|------|------|------|
|                     | PARAMETER                                                             | TEST CONDITIONS                                                     | MIN  | TYP  | MAX  | UNIT |
| $V_{IN}$            | Operating input voltage range                                         |                                                                     | 4.2  |      | 42   | V    |
| V <sub>OUT</sub>    | Voltage regulation for $V_{OUT} = 3.3 \text{ V}$ fixed <sup>(1)</sup> | FPWM operation                                                      | 3.28 | 3.33 | 3.37 | V    |
| I <sub>SUPPLY</sub> | Input supply current when in regulation                               | V <sub>IN</sub> = 12 V, V <sub>OUT</sub> = 3.3 V Fixed, PFM variant |      | 26   |      | μA   |
| D <sub>MAX</sub>    | Maximum switch duty cycle <sup>(2)</sup>                              |                                                                     |      | 98%  |      |      |
| V <sub>HC</sub>     | FB pin voltage required to trip short-circuit hiccup mode             |                                                                     |      | 0.4  |      | V    |
| t <sub>HC</sub>     | Time between current-limit hiccup burst                               |                                                                     |      | 94   |      | ms   |
| t <sub>D</sub>      | Switch voltage dead time                                              |                                                                     |      | 2    |      | ns   |
| F <sub>sSS</sub>    | Frequency span of spread spectrum operation                           |                                                                     |      | ±4   |      | %    |
| F <sub>rSS</sub>    | Triangular spread spectrum repetition frequency                       |                                                                     |      | 16   |      | kHz  |
| T <sub>SD</sub>     | Thermal shutdown temperature                                          | Shutdown temperature                                                |      | 170  |      | °C   |
| T <sub>SD</sub>     | Thermal shutdown temperature                                          | Recovery temperature                                                |      | 158  |      | °C   |

Submit Documentation Feedback

Copyright © 2019, Texas Instruments Incorporated

Deviation in  $V_{OUT}$  from nominal output voltage value at  $V_{IN}$  = 24 V,  $I_{OUT}$  = 0 A to 0.6A In dropout the switching frequency drops to increase the effective duty cycle. The lowest frequency is clamped at approximately:  $F_{MIN}$  = 1 /  $(t_{ON-MAX} + t_{OFF-MIN})$ .  $D_{MAX}$  =  $t_{ON-MAX}$  / $(t_{ON-MAX} + t_{OFF-MIN})$ .



# 7.8 Typical Characteristics

Unless otherwise specified the following conditions apply:  $T_A = 25$ °C.  $V_{IN} = 24$  V.



Copyright © 2019, Texas Instruments Incorporated



#### 8 Detailed Description

#### 8.1 Overview

The LMR34206-Q1 is a synchronous peak-current-mode buck regulator designed for a wide variety of applications. The regulator automatically switches modes between PFM and PWM depending on load. At heavy loads, the device operates in PWM at a constant switching frequency. At light loads the mode changes to PFM, with diode emulation allowing DCM. This reduces the input supply current and keeps efficiency high. The device features internal loop compensation which reduces design time and requires fewer external components than externally compensated regulators.

The LMR34206-Q1 is designed with a flip-chip or HotRod<sup>™</sup> technology, greatly reducing the parasitic inductance of pins. In addition, the layout of the device allows for reduction in the radiated noise generated by the switching action through partial cancellation of the current generated magnetic field. As a result the switch-node waveform exhibits less overshoot and ringing.



Figure 8. Switch Node Waveform

10

Submit Documentation Feedback



#### 8.2 Functional Block Diagram



#### 8.3 Feature Description

#### 8.3.1 Power-Good Flag Output

The power-good flag function (PG output pin) of the LMR34206-Q1 can be used to reset a system microprocessor whenever the output voltage is out of regulation. This open-drain output goes low under fault conditions, such as current limit and thermal shutdown, as well as during normal start-up. A glitch filter prevents false flag operation for short excursions of the output voltage, such as during line and load transients. Output voltage excursions lasting less than  $t_{PG}$  do not trip the power-good flag. Power-good operation can best be understood by reference to Figure 9 and Figure 10. Note that during initial power-up a delay of about 4 ms (typical) is inserted from the time that EN is asserted to the time that the power-good flag goes high. This delay only occurs during start-up and is not encountered during normal operation of the power-good function.

The power-good output consists of an open drain NMOS; requiring an external pullup resistor to a suitable logic supply. It can also be pulled up to either VCC or  $V_{OUT}$ , through an appropriate resistor, as desired. If this function is not needed, the PG pin must be grounded. When EN is pulled low, the flag output is also forced low. With EN low, power good remains valid as long as the input voltage is  $\geq 2 \text{ V}$  (typical). Limit the current into this pin to  $\leq 4 \text{ mA}$ .





Figure 9. Static Power-Good Operation





Figure 10. Power-Good-Timing Behavior

### 8.3.2 Enable and Start-up

Start-up and shutdown are controlled by the EN input. This input features precision thresholds, allowing the use of an external voltage divider to provide an adjustable input UVLO (see the *External UVLO* section). Applying a voltage of  $\geq V_{EN-VCC-H}$  causes the device to enter standby mode, powering the internal VCC, but not producing an output voltage. Increasing the EN voltage to  $V_{EN-OUT-H}$  ( $V_{EN-H}$  in Figure 11) fully enables the device, allowing it to enter start-up mode and beginning the soft-start period. When the EN input is brought below  $V_{EN-OUT-H}$  ( $V_{EN-H}$  in Figure 11) by  $V_{EN-OUT-HYS}$  ( $V_{EN-HYS}$  in Figure 11), the regulator stops running and enters standby mode. Further decrease in the EN voltage to below  $V_{EN-VCC-L}$  completely shuts down the device. This behavior is shown in Figure 11. The EN input may be connected directly to VIN if this feature is not needed. This input must not be allowed to float. The values for the various EN thresholds can be found in the table.

The LMR34206-Q1 utilizes a reference-based soft start that prevents output voltage overshoots and large inrush currents as the regulator is starting up. A typical start-up waveform is shown in Figure 12 along with typical timings. The rise time of the output voltage is about 4 ms.

Copyright © 2019, Texas Instruments Incorporated





Figure 11. Precision Enable Behavior





Figure 12. Typical Start-up Behavior  $V_{IN} = 12V$ ,  $V_{OUT} = 3.3 V$ ,  $I_{OUT} = 0.6 A$ 

#### 8.3.3 Current Limit and Short Circuit

The LMR34206-Q1 incorporates valley current limit for normal overloads and for short-circuit protection. In addition the high-side power MOSFET is protected from excessive current by a peak current limit circuit. Cycle-by-cycle current limit is used for overloads, while hiccup mode is used for short circuits. Finally, a zero current detector is used on the low-side power MOSFET to implement diode emulation mode (DEM) at light loads (see *Glossary*).

During overloads the low-side current limit,  $I_{LIMIT}$ , determines the maximum load current that the LMR34206-Q1 can supply. When the low-side switch turns on, the inductor current begins to ramp down. If the current does not fall below  $I_{LIMIT}$  before the next turnon cycle, then that cycle is skipped, and the low-side MOSFET is left on until the current falls below  $I_{LIMIT}$ . This is somewhat different than the more typical peak current limit and results in Equation 1 for the maximum load current.

$$I_{OUT}\big|_{max} \ = I_{LIMIT} + \frac{\left(V_{IN} - V_{OUT}\right)}{2 \cdot f_{SW} \cdot L} \cdot \frac{V_{OUT}}{V_{IN}}$$

where

• f<sub>SW</sub> = switching frequency

If, during current limit, the voltage on the FB input falls below about 0.4~V due to a short circuit, the device enters into hiccup mode. In this mode the device stops switching for  $t_{HC}$  or about 94 ms, and then goes through a normal re-start with soft start. If the short-circuit condition remains, the device runs in current limit for about 20 ms (typical) and then shuts down again. This cycle repeats, as shown in as long as the short-circuit condition persists. This mode of operation helps to reduce the temperature rise of the device during a hard short on the output. Of course the output current is greatly reduced during hiccup mode. Once the output short is removed and the hiccup delay is passed, the output voltage recovers normally as shown in Figure 13.

The high-side-current limit trips when the peak inductor current reaches  $I_{SC}$ . This is a cycle-by-cycle current limit and does not produce any frequency or load current fold back. It is meant to protect the high-side MOSFET from excessive current. Under some conditions, such as high input voltages, this current limit may trip before the low-side protection. Under this condition,  $I_{SC}$  determines the maximum output current. Note that  $I_{SC}$  varies with duty cycle.





Figure 13. Short-Circuit Transient and Recovery

#### 8.3.4 Undervoltage Lockout and Thermal Shutdown

The LMR34206-Q1 incorporates an undervoltage-lockout feature on the output of the internal LDO (at the VCC pin). When VCC reaches 3.8 V (typ.), the device receives the EN signal and starts switching. When VCC falls below 3.3 V (typ.), the device shuts down, regardless of EN status. Because the LDO is in dropout during these transitions, the previously mentioned values roughly represent the input voltage levels during the transitions.

Thermal shutdown is provided to protect the regulator from excessive junction temperature. When the junction temperature reaches about 170°C, the device shuts down; re-start occurs when the temperature falls to about 158°C.

#### 8.4 Device Functional Modes

#### 8.4.1 Auto Mode

In auto mode the device moves between PWM and PFM as the load changes. At light loads the regulator operates in PFM. At higher loads the mode changes to PWM.

In PWM the regulator operates as a constant frequency, current mode, full synchronous converter using PWM to regulate the output voltage. While operating in this mode the output voltage is regulated by switching at a constant frequency and modulating the duty cycle to control the power to the load. This provides excellent line and load regulation and low output voltage ripple.

In PFM the high-side MOSFET is turned on in a burst of one or more pulses to provide energy to the load. The duration of the burst depends on how long it takes the inductor current to reach I<sub>PEAK-MIN</sub>. The frequency of these bursts is adjusted to regulate the output, while diode emulation (DEM) is used to maximize efficiency (see *Glossary*). This mode provides high light-load efficiency by reducing the amount of input supply current required to regulate the output voltage at small loads. This trades off very good light-load efficiency for larger output voltage ripple and variable switching frequency. Also, a small increase in output voltage occurs at light loads. The actual switching frequency and output voltage ripple depends on the input voltage, output voltage, and load. Typical switching waveforms in PFM and PWM are shown in Figure 14 and Figure 15.

Product Folder Links: LMR34206-Q1



#### **Device Functional Modes (continued)**



#### 8.4.2 Forced PWM Operation

The following select variant(s) is/are a factory option made available for cases when constant frequency operation is more important than light load efficiency.

Table 1. LMR34206-Q1 Device Variants with Fixed Frequency Operation at No Load

| ORDERABLE PART NUMBER | OUTPUT VOLTAGE | SPREAD SPECTRUM | FPWM | F <sub>SW</sub> |
|-----------------------|----------------|-----------------|------|-----------------|
| LMR34206FSC3RNXTQ1    | 3.3-V fixed    | Yes             | Yes  | 2.1 MHz         |
| LMR34206FSC3RNXRQ1    | 3.3-V fixed    | Yes             | Yes  | 2.1 MHz         |
| LMR34206FSC5RNXTQ1    | 5-V fixed      | Yes             | Yes  | 2.1 MHz         |
| LMR34206FSC5RNXRQ1    | 5-V fixed      | Yes             | Yes  | 2.1 MHz         |

In FPWM operation, the diode emulation feature is turned off. This means that the device remains in CCM under light loads. Under conditions where the device must reduce the on-time or off-time below the ensured minimum to maintain regulation, the frequency reduces to maintain the effective duty cycle required for regulation. This occurs for very high and very low input/output voltage ratios. When in FPWM mode, a limited reverse current is allowed through the inductor allowing power to pass from the regulator's output to its input. Note that in FPWM mode, larger currents pass through the inductor, if lightly loaded, than in auto mode. Once loads are heavy enough to necessitate CCM operation, FPWM mode has no measurable effect on regulator operation.

#### 8.4.3 Dropout

The dropout performance of any buck regulator is affected by the  $R_{DSON}$  of the power MOSFETs, the DC resistance of the inductor, and the maximum duty cycle that the controller can achieve. As the input voltage is reduced to near the output voltage, the off-time of the high-side MOSFET starts to approach the minimum value. Beyond this point the switching may become erratic and/or the output voltage falls out of regulation. To avoid this problem the LMR34206-Q1 automatically reduces the switching frequency to increase the effective duty cycle and maintain regulation. In this data sheet the dropout voltage is defined as the difference between the input and output voltage when the output has dropped by 1% of its nominal value. Under this condition the switching frequency has dropped to its minimum value of about 140 kHz. Note that the 0.4 V short circuit detection threshold is not activated when in dropout mode. Typical dropout characteristics can be found in Figure 16 and Figure 17.





#### 8.4.4 Minimum Switch On-Time

Every switching regulator has a minimum controllable on-time dictated by the inherent delays and blanking times associated with the control circuits. This imposes a minimum switch duty cycle and therefore a minimum conversion ratio. The constraint is encountered at high input voltages and low output voltages. To help extend the minimum controllable duty cycle, the LMR34206-Q1 automatically reduces the switching frequency when the minimum on-time limit is reached. In this way the converter can regulate the lowest programmable output voltage at the maximum input voltage. An estimate for the approximate input voltage, for a given output voltage, before frequency foldback occurs is found in Equation 2. As the input voltage is increased, the switch on-time (duty cycle) reduces to regulate the output voltage. When the on-time reaches the limit, the switching frequency drops, while the on-time remains fixed.





Figure 18. Switching Frequency vs Input Voltage  $V_{OUT} = 3.3 \text{ V}$ 

Submit Documentation Feedback

Copyright © 2019, Texas Instruments Incorporated



#### 8.4.5 Spread Spectrum Operation

The spread spectrum is a factory option in the select variants.

Table 2. LMR34206-Q1 Device Variant(s) with Spread Spectrum Operation

|                       |                |                 | •    |                 |
|-----------------------|----------------|-----------------|------|-----------------|
| ORDERABLE PART NUMBER | OUTPUT VOLTAGE | SPREAD SPECTRUM | FPWM | f <sub>SW</sub> |
| LMR34206FSC3RNXTQ1    | 3.3-V Fixed    | Yes             | Yes  | 2.1 MHz         |
| LMR34206FSC3RNXRQ1    | 3.3-V Fixed    | Yes             | Yes  | 2.1 MHz         |
| LMR34206SC3QRNXTQ1    | 3.3-V Fixed    | Yes             | No   | 2.1 MHz         |
| LMR34206SC3QRNXRQ1    | 3.3-V Fixed    | Yes             | No   | 2.1 MHz         |
| LMR34206FSC5RNXTQ1    | 5-V Fixed      | Yes             | Yes  | 2.1 MHz         |
| LMR34206FSC5RNXRQ1    | 5-V Fixed      | Yes             | Yes  | 2.1 MHz         |
| LMR34206SC5QRNXTQ1    | 5-V Fixed      | Yes             | No   | 2.1 MHz         |
| LMR34206SC5QRNXRQ1    | 5-V Fixed      | Yes             | No   | 2.1 MHz         |

The purpose of the spread spectrum is to eliminate peak emissions at specific frequencies by spreading emissions across a wider range of frequencies than a part with fixed frequency operation. In most systems containing the LMR34206-Q1 low frequency conducted emissions from the first few harmonics of the switching frequency can be easily filtered. A more difficult design criterion is reduction of emissions at higher harmonics which fall in the FM band. These harmonics often couple to the environment through electric fields around the switch node. The LMR34206-Q1 devices with a triangular spread spectrum use typically a ±4% spreading rate with the modulation rate set at 16 kHz (typical). The spread spectrum is only available while the internal clock is free running at its natural frequency. Any of the following conditions overrides spread spectrum, turning it off:

- At high input voltages/low output voltage ratio when the device operates at minimum on time the internal clock is slowed disabling spread spectrum.
- The clock is slowed during dropout.
- The internal clock is slowed at light load in the PFM variant (LMR34206SC3QRNXTQ1, LMR34206SC5QRNXRQ1). In FPWM mode, spread spectrum is active even if there is no load.



# **Application and Implementation**

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 9.1 Application Information

The LMR34206-Q1 step-down DC-to-DC converter is typically used to convert a higher DC voltage to a lower DC voltage with a maximum output current of 0.6 A. The following design procedure can be used to select components for the LMR34206-Q1. Alternately, the WEBENCH® Design Tool may be used to generate a complete design. This tool utilizes an iterative design procedure and has access to a comprehensive database of components. This allows the tool to create an optimized design and allows the user to experiment with various options.

#### 9.2 Typical Application

Figure 19 shows for the LMR34206-Q1. This device is designed to function over a wide range of external components and system parameters. However, the internal compensation is optimized for a certain range of external inductance and output capacitance. As a quick start quide, Table 3 provides typical component values for a range of the most common output voltages.



Figure 19. Example Applications Circuit (Fixed Output)

**Table 3. Typical External Component Values** 

| f <sub>SW</sub> (kHz) | V <sub>OUT</sub> (V) | L (µH) | Nominal C <sub>OUT</sub> (rated capacitance) <sup>(1)</sup> | Minimum C <sub>OUT</sub> (rated capacitance) (2) | C <sub>IN</sub>     |  |  |
|-----------------------|----------------------|--------|-------------------------------------------------------------|--------------------------------------------------|---------------------|--|--|
| 2100                  | 3.3                  | 6.8    | 2 × 15 μF                                                   | 1 × 15 μF                                        | 4.7 μF + 2 × 220 nF |  |  |
| 2100                  | 5                    | 10     | 2 × 15 µF                                                   | 1 × 15 μF                                        | 4.7 μF + 2 × 220 nF |  |  |

Product Folder Links: LMR34206-Q1

Optimized for superior load transient performance from 0 to 100% rated load.

Optimized for size constrained end applications.



#### 9.2.1 Design Requirements

#### 9.2.1.1 Design Requirements

Example requirements for a typical 3.3-V application. The input voltages are here for illustration purposes only. See *Specifications* for the operating input voltage range.

**Table 4. Detailed Design Parameters** 

| DESIGN PARAMETER                | EXAMPLE VALUE                                                  |  |  |
|---------------------------------|----------------------------------------------------------------|--|--|
| Input voltage                   | 6 V to 18 V steady state, 4.2 V to 42-V transients             |  |  |
| Output voltage                  | 3.3 V                                                          |  |  |
| Maximum output current          | 0 A to 0.6 A                                                   |  |  |
| Switching frequency             | 2100 kHz                                                       |  |  |
| Current consumption at 0-A load | Not Critical: <100 mA is acceptable                            |  |  |
| Switching frequency at 0-A load | Not critical: Need fixed frequency operation at high load only |  |  |

#### **Table 5. List of Components**

| V <sub>OUT</sub> | FREQUENCY | C <sub>OUT</sub> | L                        | U1                 |
|------------------|-----------|------------------|--------------------------|--------------------|
| 3.3 V            | 2100 kHz  | 1 × 15 μF        | $7.8~\mu H$ , $13.6~m Ω$ | LMR34206FSC3RNXRQ1 |

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Choosing the Switching Frequency

The choice of switching frequency is a compromise between conversion efficiency and overall solution size. Lower switching frequency implies reduced switching losses and usually results in higher system efficiency. However, higher switching frequency allows the use of smaller inductors and output capacitors, and hence a more compact design. For this example 2.1 MHz is used.

#### 9.2.2.2 Setting the Output Voltage

FB is connected directly to the output voltage node. Preferably, near the top of the output capacitor. If the feedback point is located further away from the output capacitors (that is, remote sensing), then a small 100-nF capacitor may be needed at the sensing point.

#### 9.2.2.3 Inductor Selection

The parameters for selecting the inductor are the inductance and saturation current. The inductance is based on the desired peak-to-peak ripple current and is normally chosen to be in the range of 20% to 40% of the maximum output current. Experience shows that the best value for inductor ripple current is 30% of the maximum load current. Note that when selecting the ripple current for applications with much smaller maximum load than the maximum available from the device, use the the maximum device current. Equation 3 can be used to determine the value of inductance. The constant K is the percentage of inductor current ripple. For this example K = 0.4 was chosen with an inductance 5.1  $\mu$ H; the standard value of 7.8  $\mu$ H was selected.

$$L = \frac{\left(V_{IN} - V_{OUT}\right)}{f_{SW} \cdot K \cdot I_{OUT max}} \cdot \frac{V_{OUT}}{V_{IN}}$$
(3)

Ideally, the saturation current rating of the inductor is at least as large as the high-side switch current limit, I<sub>SC</sub>. This ensures that the inductor does not saturate even during a short circuit on the output. When the inductor core material saturates, the inductance falls to a very low value, causing the inductor current to rise very rapidly. Although the valley current limit, I<sub>LIMIT</sub>, is designed to reduce the risk of current runaway, a saturated inductor can cause the current to rise to high values very rapidly. This may lead to component damage; do not allow the inductor to saturate! Inductors with a ferrite core material have very *hard* saturation characteristics, but usually have lower core losses than powdered iron cores. Powered iron cores exhibit a *soft* saturation, allowing some relaxation in the current rating of the inductor. However, they have more core losses at frequencies above about 1 MHz. In any case, the inductor saturation current must not be less than the device low-side current limit, I<sub>LIMIT</sub>. In order to avoid sub-harmonic oscillation, the inductance value must not be less than that given in Equation 4:



$$L_{MIN} \ge 0.28 \cdot \frac{V_{OUT}}{f_{SW}} \tag{4}$$

#### 9.2.2.4 Output Capacitor Selection

The value of the output capacitor, and its ESR, determine the output voltage ripple and load transient performance. The output capacitor bank is usually limited by the load transient requirements, rather than the output voltage ripple. Equation 5 can be used to estimate a lower bound on the total output capacitance, and an upper bound on the ESR, required to meet a specified load transient.

$$C_{OUT} \ge \frac{\Delta I_{OUT}}{f_{SW} \cdot \Delta V_{OUT} \cdot K} \cdot \left[ \left( 1 - D \right) \cdot \left( 1 + K \right) + \frac{K^2}{12} \cdot \left( 2 - D \right) \right]$$

$$ESR \leq \frac{\left(2 + K\right) \cdot \Delta V_{OUT}}{2 \cdot \Delta I_{OUT} \left[1 + K + \frac{K^2}{12} \cdot \left(1 + \frac{1}{(1 - D)}\right)\right]}$$

$$D = \frac{V_{OUT}}{V_{IN}}$$

where

- ΔV<sub>OUT</sub> = output voltage transient
- $\Delta I_{OUT}$  = output current transient

Once the output capacitor and ESR have been calculated, Equation 6 can be used to check the output voltage ripple.

$$V_r \cong \Delta I_L \cdot \sqrt{\text{ESR}^2 + \frac{1}{\left(8 \cdot f_{SW} \cdot C_{OUT}\right)^2}}$$

where

The output capacitor and ESR can then be adjusted to meet both the load transient and output ripple requirements.

In practice the output capacitor has the most influence on the transient response and loop phase margin. Load transient testing and bode plots are the best way to validate any given design and must always be completed before the application goes into production. In addition to the required output capacitance, a small ceramic placed on the output can help to reduce high frequency noise. Small case size ceramic capacitors in the range of 1 nF to 100 nF can be very helpful in reducing spikes on the output caused by inductor and board parasitics.

Limit the maximum value of total output capacitance to about 10 times the design value, or 1000 µF, whichever is smaller. Large values of output capacitance can adversely affect the start-up behavior of the regulator as well as the loop stability. If values larger than noted here must be used, then a careful study of start-up at full load and loop stability must be performed.



#### 9.2.2.5 Input Capacitor Selection

The ceramic input capacitors provide a low impedance source to the regulator in addition to supplying the ripple current and isolating switching noise from other circuits. A minimum ceramic capacitance of 4.7-µF is required on the input of the LMR34206-Q1. This must be rated for at least the maximum input voltage that the application requires; preferably twice the maximum input voltage. This capacitance can be increased to help reduce input voltage ripple and/or maintain the input voltage during load transients. In addition a small case size 220-nF ceramic capacitor must be used at the input, as close a possible to the regulator. This provides a high frequency bypass for the control circuits internal to the device. For this example a 4.7-µF, 50-V, X7R (or better) ceramic capacitor is chosen. The 220 nF must also be rated at 50-V with an X7R dielectric. The VQFN package provides two input voltage pins and two power ground pins on opposite sides of the package. This allows the input capacitors to be split, and placed optimally with respect to the internal power MOSFETs, thus improving the effectiveness of the input bypassing. In this example, place two 220-nF ceramic capacitors at each VIN-PGND location.

It is often desirable to use an electrolytic capacitor on the input in parallel with the ceramics. This is especially true if long leads/traces are used to connect the input supply to the regulator. The moderate ESR of this capacitor can help damp any ringing on the input supply caused by the long power leads. The use of this additional capacitor also helps with voltage dips caused by input supplies with unusually high impedance.

Most of the input switching current passes through the ceramic input capacitor(s). The approximate RMS value of this current can be calculated from Equation 7 and should be checked against the manufacturers' maximum ratings.

$$I_{RMS} \cong \frac{I_{OUT}}{2}$$
 (7)

#### **9.2.2.6 C**<sub>BOOT</sub>

The LMR34206-Q1 requires a bootstrap capacitor connected between the BOOT pin and the SW pin. This capacitor stores energy that is used to supply the gate drivers for the power MOSFETs. A high-quality ceramic capacitor of 100 nF and at least 16 V is required.

#### 9.2.2.7 VCC

The VCC pin is the output of the internal LDO used to supply the control circuits of the regulator. This output requires a 1- $\mu$ F, 16-V ceramic capacitor connected from VCC to GND for proper operation. In general this output must not be loaded with any external circuitry. However, this output can be used to supply the pullup for the power-good function (see *Power-Good Flag Output*). A value in the range of 10 k $\Omega$  to 100 k $\Omega$  is a good choice in this case. The nominal output voltage on VCC is 5 V.



#### 9.2.2.8 External UVLO

In some cases an input UVLO level different than that provided internal to the device is needed. This can be accomplished by using the circuit shown in Figure 20 can be used. The input voltage at which the device turns on is designated  $V_{ON}$ ; while the turnoff voltage is  $V_{OFF}$ . First a value for  $R_{ENB}$  is chosen in the range of 10 k $\Omega$  to 100  $k\Omega$  and then Equation 8 is used to calculate  $R_{ENT}$  and  $V_{OFF}.$ 



Figure 20. Set-up for External UVLO Application

Product Folder Links: LMR34206-Q1

$$R_{ENT} = \left(\frac{V_{ON}}{V_{EN-H}} - 1\right) \cdot R_{ENB}$$

$$V_{OFF} = V_{ON} \cdot \left(1 - \frac{V_{EN-HYS}}{V_{EN}}\right)$$

where

- $V_{ON} = V_{IN}$  turnon voltage
- V<sub>OFF</sub> = V<sub>IN</sub> turnoff voltage

(8)

24



#### 9.2.2.9 Maximum Ambient Temperature

As with any power conversion device, the LMR34206-Q1 dissipates internal power while operating. The effect of this power dissipation is to raise the internal temperature of the converter above ambient. The internal die temperature ( $T_J$ ) is a function of the ambient temperature, the power loss and the effective thermal resistance,  $R_{\theta JA}$  of the device and PCB combination. The maximum internal die temperature for the LMR34206-Q1 must be limited to 150°C. This establishes a limit on the maximum device power dissipation and therefore the load current. Equation 9 shows the relationships between the important parameters. It is easy to see that larger ambient temperatures ( $T_A$ ) and larger values of  $R_{\theta JA}$  reduce the maximum available output current. The converter efficiency can be estimated by using the curves provided in this data sheet. If the desired operating conditions cannot be found in one of the curves, then interpolation can be used to estimate the efficiency. Alternatively, the EVM can be adjusted to match the desired application requirements and the efficiency can be measured directly. The correct value of  $R_{\theta JA}$  is more difficult to estimate. As stated in *Semiconductor and IC Package Thermal Metrics*, the values given in are not valid for design purposes and must not be used to estimate the thermal performance of the application. The values reported in that table were measured under a specific set of conditions that are rarely obtained in an actual application.

$$\left.I_{OUT}\right|_{MAX} = \frac{\left(T_{J} - T_{A}\right)}{R_{\theta JA}} \cdot \frac{\eta}{\left(1 - \eta\right)} \cdot \frac{1}{V_{OUT}}$$

where

• 
$$\eta = \text{Efficiency}$$
 (9)

The effective  $R_{\theta JA}$  is a critical parameter and depends on many factors such as power dissipation, air temperature/flow, PCB area, copper heat-sink area, number of thermal vias under the package, and adjacent component placement; to mention just a few. Due to the ultra-miniature size of the VQFN (RNX) package, a DAP is not available. This means that this package exhibits a somewhat greater  $R_{\theta JA}$ . A typical example of  $R_{\theta JA}$  vs copper board area can be found in Figure 21. Note that the data given in this graph is for illustration purposes only, and the actual performance in any given application depends on all of the factors mentioned above.



Figure 21. R<sub>BJA</sub> versus Copper Board Area for the VQFN (RNX) Package

Use the following resources as guides to optimal thermal PCB design and estimating  $R_{\theta JA}$  for a given application environment:

- Thermal Design by Insight not Hindsight
- Semiconductor and IC Package Thermal Metrics
- Thermal Design Made Simple with LM43603 and LM43602
- Using New Thermal Metrics



#### 9.2.3 Application Curves

Unless otherwise specified the following conditions apply:  $V_{IN}=12~V$ ,  $T_A=25^{\circ}C$ . The circuit is shown in Figure 19, with the BOM from Table 5. through Figure 36 show the conducted and radiated emissions performance tested against the CISPR25 Class 5 limits. For the conducted EMI results the limit lines labeled "AV5" represent the average limits, and the limit lines labeled "PK5" represent the peak limits. For the radiated EMI results the blue limit lines represent the average limits, and the black limit lines represent the peak limits.



Submit Documentation Feedback

Copyright © 2019, Texas Instruments Incorporated









Submit Documentation Feedback

Copyright © 2019, Texas Instruments Incorporated



# 10 Power Supply Recommendations

The characteristics of the input supply must be compatible with the *Specifications* found in this data sheet. In addition, the input supply must be capable of delivering the required input current to the loaded regulator. The average input current can be estimated with Equation 10.

$$I_{IN} = \frac{V_{OUT} \cdot I_{OUT}}{V_{IN} \cdot \eta}$$

where

If the regulator is connected to the input supply through long wires or PCB traces, special care is required to achieve good performance. The parasitic inductance and resistance of the input cables can have an adverse effect on the operation of the regulator. The parasitic inductance, in combination with the low-ESR, ceramic input capacitors, can form an underdamped resonant circuit, resulting in overvoltage transients at the input to the regulator. The parasitic resistance can cause the voltage at the VIN pin to dip whenever a load transient is applied to the output. If the application is operating close to the minimum input voltage, this dip may cause the regulator to momentarily shutdown and/or reset. The best way to solve these kind of issues is to reduce the distance from the input supply to the regulator and/or use an aluminum or tantalum input capacitor in parallel with the ceramics. The moderate ESR of these types of capacitors help to damp the input resonant circuit and reduce any overshoots. A value in the range of 20  $\mu$ F to 100  $\mu$ F is usually sufficient to provide input damping and help to hold the input voltage steady during large load transients.

Sometimes, for other system considerations, an input filter is used in front of the regulator. This can lead to instability, as well as some of the effects mentioned above, unless it is designed carefully. The AN-2162 Simple Success With Conducted EMI From DCDC Converters User's Guide provides helpful suggestions when designing an input filter for any switching regulator.

In some cases a transient voltage suppressor (TVS) is used on the input of regulators. One class of this device has a *snap-back* characteristic (thyristor type). The use of a device with this type of characteristic is not recommended. When the TVS fires, the clamping voltage falls to a very low value. If this voltage is less than the output voltage of the regulator, the output capacitors discharge through the device back to the input. This uncontrolled current flow may damage the device.



# 11 Layout

#### 11.1 Layout Guidelines

The PCB layout of any DC/DC converter is critical to the optimal performance of the design. Poor PCB layout can disrupt the operation of an otherwise good schematic design. Even if the converter regulates correctly, bad PCB layout can mean the difference between a robust design and one that cannot be mass produced. Furthermore, to a great extent the EMI performance of the regulator is dependent on the PCB layout. In a buck converter the most critical PCB feature is the loop formed by the input capacitor(s) and power ground, as shown in Figure 38. This loop carries large transient currents that can cause large transient voltages when reacting with the trace inductance. These unwanted transient voltages disrupt the proper operation of the converter. Because of this, the traces in this loop must be wide and short, and the loop area as small as possible to reduce the parasitic inductance, shows a recommended layout for the critical components of the.

- 1. Place the input capacitor(s) as close as possible to the VIN and GND terminals. VIN and GND pins are adjacent, simplifying the input capacitor placement.
- 2. Place bypass capacitor for VCC close to the VCC pin. This capacitor must be placed close to the device and routed with short, wide traces to the VCC and GND pins.
- 3. Use wide traces for the  $C_{BOOT}$  capacitor. Place  $C_{BOOT}$  close to the device with short/wide traces to the BOOT and SW pins. Route the SW pin to the N/C pin and used to connect the BOOT capacitor to SW.
- 4. Place the feedback divider as close as possible to the FB pin of the device. Place R<sub>FBB</sub>, R<sub>FBT</sub>, and C<sub>FF</sub>, if used, physically close to the device. The connections to FB and GND must be short and close to those pins on the device. The connection to V<sub>OUT</sub> can be somewhat longer. However, this latter trace must not be routed near any noise source (such as the SW node) that can capacitively couple into the feedback path of the regulator.
- 5. Use at least one ground plane in one of the middle layers. This plane acts as a noise shield and also act as a heat dissipation path.
- 6. Provide wide paths for VIN, VOUT, and GND. Making these paths as wide and direct as possible reduces any voltage drops on the input or output paths of the converter and maximizes efficiency.
- 7. Provide enough PCB area for proper heat-sinking. As stated in the section, enough copper area must be used to ensure a low R<sub>θJA</sub>, commensurate with the maximum load current and ambient temperature. The top and bottom PCB layers must be made with two ounce copper; and no less than one ounce. If the PCB design uses multiple copper layers (recommended), these thermal vias can also be connected to the inner layer heat-spreading ground planes.
- 8. *Keep switch area small.* Keep the copper area connecting the SW pin to the inductor as short and wide as possible. At the same time the total area of this node must be minimized to help reduce radiated EMI.

See the following PCB layout resources for additional important guidelines:

- Layout Guidelines for Switching Power Supplies Application Report
- Simple Switcher PCB Layout Guidelines Application Report
- Construction Your Power Supply- Layout Considerations Seminar
- Low Radiated EMI Layout Made Simple with LM4360x and LM4600x Application Report

Submit Documentation Feedback

Copyright © 2019, Texas Instruments Incorporated



# **Layout Guidelines (continued)**



Figure 38. Current Loops with Fast Edges

#### 11.1.1 Ground and Thermal Considerations

As previously mentioned, TI recommends using one of the middle layers as a solid ground plane. A ground plane provides shielding for sensitive circuits and traces as well as a quiet reference potential for the control circuitry. Connect the AGND and PGND pins to the ground planes using vias next to the bypass capacitors. PGND pins are connected directly to the source of the low side MOSFET switch and also connected directly to the grounds of the input and output capacitors. The PGND net contains noise at the switching frequency and may bounce due to load variations. The PGND trace, as well as the VIN and SW traces, must be constrained to one side of the ground planes. The other side of the ground plane contains much less noise; use for sensitive routes.

Use as much copper as possible, for system ground plane, on the top and bottom layers for the best heat dissipation. Use a four-layer board with the copper thickness for the four layers, starting from the top as: 2 oz / 1 oz / 2 oz. A four-layer board with enough copper thickness, and proper layout, provides low current conduction impedance, proper shielding and lower thermal resistance.



## 11.2 Layout Example





Figure 39. Example Layout

Submit Documentation Feedback

Copyright © 2019, Texas Instruments Incorporated



# 12 Device and Documentation Support

## 12.1 Device Support

#### 12.1.1 Development Support

- Two-Stage Power Supply Reference Design for Field Transmitters
- Wide Vin Power Supply Reference Design for Space-Constrained Industrial Sensors
- Automotive ADAS camera power supply reference design optimized for solution size and low noise
- How a DC/DC converter package and pinout design can enhance automotive EMI performance
- Introduction to Buck Converters Features: UVLO, Enable, Soft Start, Power Good
- Introduction to Buck Converters: Understanding Mode Transitions
- Introduction to Buck Converters: Minimum On-time and Minimum Off-time Operation
- Introduction to Buck Converters: Understanding Quiescent Current Specifications
- Trade-offs between thermal performance and small solution size with DC/DC converters
- Reduce EMI and shrink solution size with Hot Rod packaging

#### 12.2 Documentation Support

#### 12.2.1 Related Documentation

For related documentation see the following:

- Texas Instruments, Designing High-Performance, Low-EMI Automotive Power Supplies Application Report
- Texas Instruments, Simple Switcher PCB Layout Guidelines Application Report
- Texas Instruments, Construction Your Power Supply- Layout Considerations Application Report
- Texas Instruments, Low Radiated EMI Layout Made Simple with LM4360x and LM4600x Application Report
- Texas Instruments, Semiconductor and IC Package Thermal Metrics Application Report
- Texas Instruments, Thermal Design Made Simple with LM43603 and LM43602 Application Report

#### 12.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.



#### 12.4 Support Resources

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.5 Trademarks

Hotrod, HotRod, E2E are trademarks of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 12.6 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device   | Status | Package Type | Package<br>Drawing |    | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|--------------------|--------|--------------|--------------------|----|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
|                    | . ,    |              |                    |    |                | ` ,          | (6)                           | . ,                 |              | . ,                  |         |
| LMR34206FSC3RNXRQ1 | ACTIVE | VQFN-HR      | RNX                | 12 | 3000           | RoHS & Green | SN                            | Level-2-260C-1 YEAR | -40 to 125   | 426FC3               | Samples |
| LMR34206FSC3RNXTQ1 | ACTIVE | VQFN-HR      | RNX                | 12 | 250            | RoHS & Green | SN                            | Level-2-260C-1 YEAR | -40 to 125   | 426FC3               | Samples |
| LMR34206FSC5RNXRQ1 | ACTIVE | VQFN-HR      | RNX                | 12 | 3000           | RoHS & Green | SN                            | Level-2-260C-1 YEAR | -40 to 125   | 426FC5               | Samples |
| LMR34206FSC5RNXTQ1 | ACTIVE | VQFN-HR      | RNX                | 12 | 250            | RoHS & Green | SN                            | Level-2-260C-1 YEAR | -40 to 125   | 426FC5               | Samples |
| LMR34206SC3QRNXRQ1 | ACTIVE | VQFN-HR      | RNX                | 12 | 3000           | RoHS & Green | SN                            | Level-2-260C-1 YEAR | -40 to 125   | 426SC3               | Samples |
| LMR34206SC3QRNXTQ1 | ACTIVE | VQFN-HR      | RNX                | 12 | 250            | RoHS & Green | SN                            | Level-2-260C-1 YEAR | -40 to 125   | 426SC3               | Samples |
| LMR34206SC5QRNXRQ1 | ACTIVE | VQFN-HR      | RNX                | 12 | 3000           | RoHS & Green | SN                            | Level-2-260C-1 YEAR | -40 to 125   | 426SC5               | Samples |
| LMR34206SC5QRNXTQ1 | ACTIVE | VQFN-HR      | RNX                | 12 | 250            | RoHS & Green | SN                            | Level-2-260C-1 YEAR | -40 to 125   | 426SC5               | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2021

# TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO P1 BO W Cavity A0

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



\*All dimensions are nominal

| Device             | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMR34206FSC3RNXRQ1 | VQFN-<br>HR     | RNX                | 12 | 3000 | 180.0                    | 8.4                      | 2.3        | 3.2        | 1.0        | 4.0        | 8.0       | Q1               |
| LMR34206FSC3RNXTQ1 | VQFN-<br>HR     | RNX                | 12 | 250  | 180.0                    | 8.4                      | 2.3        | 3.2        | 1.0        | 4.0        | 8.0       | Q1               |
| LMR34206FSC5RNXRQ1 | VQFN-<br>HR     | RNX                | 12 | 3000 | 180.0                    | 8.4                      | 2.3        | 3.2        | 1.0        | 4.0        | 8.0       | Q1               |
| LMR34206FSC5RNXTQ1 | VQFN-<br>HR     | RNX                | 12 | 250  | 180.0                    | 8.4                      | 2.3        | 3.2        | 1.0        | 4.0        | 8.0       | Q1               |
| LMR34206SC3QRNXRQ1 | VQFN-<br>HR     | RNX                | 12 | 3000 | 180.0                    | 8.4                      | 2.3        | 3.2        | 1.0        | 4.0        | 8.0       | Q1               |
| LMR34206SC3QRNXTQ1 | VQFN-<br>HR     | RNX                | 12 | 250  | 180.0                    | 8.4                      | 2.3        | 3.2        | 1.0        | 4.0        | 8.0       | Q1               |
| LMR34206SC5QRNXRQ1 | VQFN-<br>HR     | RNX                | 12 | 3000 | 180.0                    | 8.4                      | 2.3        | 3.2        | 1.0        | 4.0        | 8.0       | Q1               |
| LMR34206SC5QRNXTQ1 | VQFN-<br>HR     | RNX                | 12 | 250  | 180.0                    | 8.4                      | 2.3        | 3.2        | 1.0        | 4.0        | 8.0       | Q1               |

www.ti.com 5-Jan-2021



\*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LMR34206FSC3RNXRQ1 | VQFN-HR      | RNX             | 12   | 3000 | 213.0       | 191.0      | 35.0        |
| LMR34206FSC3RNXTQ1 | VQFN-HR      | RNX             | 12   | 250  | 213.0       | 191.0      | 35.0        |
| LMR34206FSC5RNXRQ1 | VQFN-HR      | RNX             | 12   | 3000 | 213.0       | 191.0      | 35.0        |
| LMR34206FSC5RNXTQ1 | VQFN-HR      | RNX             | 12   | 250  | 213.0       | 191.0      | 35.0        |
| LMR34206SC3QRNXRQ1 | VQFN-HR      | RNX             | 12   | 3000 | 213.0       | 191.0      | 35.0        |
| LMR34206SC3QRNXTQ1 | VQFN-HR      | RNX             | 12   | 250  | 213.0       | 191.0      | 35.0        |
| LMR34206SC5QRNXRQ1 | VQFN-HR      | RNX             | 12   | 3000 | 213.0       | 191.0      | 35.0        |
| LMR34206SC5QRNXTQ1 | VQFN-HR      | RNX             | 12   | 250  | 213.0       | 191.0      | 35.0        |

2 x 3 mm, 0.5 mm pitch

PLASTIC QUAD FLATPACK-NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4224286/A





PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated